## EE3000 Tentative Course Schedule – Fall 2014

| Date  | Subject                                         |
|-------|-------------------------------------------------|
| 8/28  | Syllabus, Expectations, Grading                 |
| 9/4   | Library Research (Kathy Payne) Library Room 106 |
| 9/11  | Resume Writing (Karen Doutre)                   |
| 9/18  | Interviewing Skills (Karen Doutre)              |
| 9/25  | Ethics (Dr. Brown)                              |
| 10/2  | Internship (Jim Seeley 801-777-5157)            |
| 10/9  | In-class Technical Presentations                |
| 10/16 | In-class Technical Presentations                |
| 10/23 | In-class Technical Presentations                |
| 10/30 | In-class Technical Presentations                |
| 11/6  | In-class Technical Presentations                |
| 11/13 | In-class Technical Presentations                |
| 11/20 | Intellectual Property (Patrick Thomas)          |
| 11/27 | Thanksgiving                                    |
| 12/4  | In-class Technical Presentations                |

## Homework Not From the Text

H1. Design, Simulate & Synthesize a 2-bit ripple-carry adder. Turn in VHDL code for the adder module, the simulation output (waveform) with at least 8 test cases and the constraints file for synthesis. You will be on your honor to test your synthesized design on your Spartan board. For this homework, you may work with your lab partner(s).

H2. Design and simulate a 16-bit fast carry adder (See p197 of the text). Make sure your test bench tests at least 16 cases, including boundary cases (maximum and minimum values with and without carry). Write your test bench in such a way that if your code has an error, the test bench reports it. Use arrays to hold input and output values (test vectors) as shown on page 121 of the text. Turn in vhdl module(s), test bench and simulation results (waveform). Make sure to use the hexadecimal radix for the simulation output so both addends and the sum can be readily seen.

H3. Design and simulate a 4-bit x 4-bit carry-save array multiplier with one pipeline stage after the first two banks of adders. Use the same guidelines for the test bench as you used on H2, but remember that the product will come 1 clock cycle after the multiplier and multiplicand are input.

H4. Do problem 5.17, except use the 1-address microprogramming structure in Figure 5-33. Note. Make sure to use the MUX assignments shown in the table in Problem 5.16, Start your microcode program with S0. (Hint: You will need to make a duplicate S2 state because there are 2 paths to S2 when X2 = 0.) For part (d), refer to Figure 3-8.

H5. Explain why you would use the modified 1-hot state assignment given in Problem 6.26. (Hint: Consider Problem 6.27.)

H6. Explain the difference between distributed (LUT based) memory and dedicated memory, then explain how to get the synthesis tool to infer one type of memory or the other.

H7. Write a VHDL package that defines a new bit-like type called x01z that may take on the values '0', '1', 'X' and 'Z'. Use Figure 8-12 as a start. Overload the functions "and" and "or" and write a function to convert x01z to std\_logic. Write a VHDL module that takes 2 inputs of type x01z and generates 3 outputs of the same type. The first output is the OR of the two inputs, the second is the AND of the two inputs. Using two concurrent assignment statements, assign the OR and the AND result to the third output. Write a test bench that tries all 16 possible cases. Use your conversion function to convert the inputs and outputs to std\_logic so they can be displayed in the simulator. Simulate the test bench. Turn in a copy of the VHDL package and the results of the simulation. (Hint: the third output should be 'X' (red) everywhere except where the inputs are both '0' or both '1'.)

H8 Use VHDL to model an ALU that takes two 8-bit inputs, A and B and an op-code. (The op-code may have any number of bits you wish). The ALU generates an 8-bit result based on the op-code (carry and overflow are ignored). The ALU must support at least the following 7 operations: (A+B), (A-B), (A or B), (A and B), (A xor B), (A), (B). Turn in a copy of your ALU module and a simulation that shows all 7 operations when inputs A = 9D and B = 56. Make sure the radix is set to hexadecimal.

H9. Design a register file that holds 4, 8-bit registers. The register file must have one write-port and 2 read ports. The register named by the write-port is overwritten on the rising edge of the clock. Write a behavioral model in VHDL. Initialize register 0 to X"9D", register 1 to X"56", and all others to "XXXXXXX". Write a structural model in VHDL that connects your register file to the ALU you designed in H8. Connect read ports of the register file to the inputs of the ALU and connect the output of the ALU to the write port of the register file. Write a test bench that provides (a) the ALU operation, and (b) the register file addresses so that your VHDL model computes 0x9D + 0x56 and stores it in register 2 and then ANDs that result with 0x9D and stores it in register 3. Simulate and turn in a copy of your results showing the contents of all four registers. Also turn in copies of your VHDL modules.